## Task2: RISC-V Instruction set

======= by N Karthik Reddy

# Objective: understand various types of RISC-V instructions and where it can be used.

RISC-V stands for **Reduced Instruction set Computer**.

- it is a free & open ISA
  - ISA stands for Instruction Set Architecture
- RISC-V is a one of the ISA's family
  - RISC-V processors have following 5 different Instruction Cycles (IC)
    - 1.Fetch 2.decode 3.execute 4.Memory 5.writeback
  - instruction cycle (IC) consists of several steps, each performs a specific function in the execution of the instruction. The major steps in the instruction cycle are:
    - **1. Instruction Fetch (IF):** Read instruction from instruction memory.
      - In the instruction fetch cycle, the CPU retrieves the instruction from memory. The instruction then stored at the address specified by the program counter (PC). For every clock cycle, PC incremented by 4 (Byte aligned) to point next instruction in memory.
    - **2. Instruction Decode (ID):** Read program registers.
      - In the decode cycle, the CPU interprets the instruction and determines what operation needs to be performed. This involves identifying the opcode and any operands that are needed to execute the instruction. It basically decodes the instruction given by the Program Counter current address.
    - **3. Execute:** Compute value or address.

- In the execute cycle, the CPU performs the operation specified by the instruction. This may involve reading or writing data from or to memory, performing arithmetic or logic operations on data, or manipulating the control flow of the program.
- ex: Read **rs1** ([19:15]bits) and **rs2** ([24:20]bits) souce registers (5 bits each) and write rersult into **rd** ([11:7]bits) target register. The [31:25] funct7 and [14:12] funct3 fields select the type of operation, finally the opcode for R-type instruction is specified at [6:0]bits.

#### **4. Memory (Memory access):** Read or write back data

- load and store instructions transfer a value between the registers and memory. (register ---> memory). LOAD is encoded in I type format where as the STORE is encoded in S type instruction format.
- **5. Write Back (WB):** Write program registers.
  - It is the final stage in execution of the instruction in RISC-V pipeline. During this stage, the result of instruction will be written back to the register file, that will be avialable for the future instructions.
  - The control signals ensure that the correct register (destination register) is updated with the correct data.
  - Example: ADD rd, rs1, rs2 In the WB stage, the result from the ALU is written back to the destination register rd.
  - Example: LW rd, offset(rs1) In the WB stage, the data read from memory is written to the destination register rd.
- **6. PC:** Update the program counter **address by 4** for the next instruction to be executed .
- o currently 4 base ISA's
  - Each base integer instruction set is characterized by the width of the integer registers and the corresponding size of the address space and by the number of integer registers
  - Two primary base integer variants 1. RV32I and 2. RV64I XLEN refers width of an integer register in bits (either 32 or 64).
  - 6 types of instruction formats (R/I/S/U/SB/UJ)
    - R-format I-formar S-format U-format SB-Format UJ-format

- R stands for Register
- I stands for immediate, loads
- S refers to store
- U refers to Upper immediate
- B refers to **branch** type
- J refers to Jump

# The 6 Instruction Formats

- R-Format: instructions using 3 register inputs
- I-Format: instructions with immediates, loads
  - -addi, lw, jalr, slli
- S-Format: store instructions: sw, sb
- SB-Format: branch instructions: beq, bge
- U-Format: instructions with upper immediates
  - lui, auipcupper immediate is 20-bits
- UJ-Format: jump instructions: jal
  - 1. **User visible Base integer registers** General-Purpose Register and PC
    - there are 31 general-purpose registers x1-x31, which hold integer values.
    - o Register x0 is hardwired to the constant 0.
    - For RV32 the x registers are 32 bits wide, and for RV64 they are 64 bits wide
      - each RISC-V instruction = 32 bits = 1 Word = 4 Bytes

 we uses the term XLEN to refer to the current width of an x register in bits (either 32 or 64).



- Figure 2.1: RISC-V user-level base integer register state.
- o There is 1 additional user-visible register: **PC program counter** 
  - pc holds the address of the current instruction.

#### 2. Base Instruction Format



Figure 2.2: RISC-V base instruction formats.

#### 32-bit RISC-V instruction formats

| Bit  |                      |     |      |                             |                                 |                                              |                                               |                                               |                                                   |                                                                                                                                |                                                                                                                              |                                                                                                                                  |                                                                                                                                  |                                                                                                                                  |                                                                          |                                                                               |                                                                                    |                                                                                         |                                                                                              |                                                                                                   |                                                                                                        |                                                                                                             |                                                                                                                 |                                                                                                                     |                                                                                                                         |                                                                                                                             |                                                                                                                                 |                                                                                                                                                                         |                                                                                                                                                                             |                                                                                                                                                                               |
|------|----------------------|-----|------|-----------------------------|---------------------------------|----------------------------------------------|-----------------------------------------------|-----------------------------------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|-------------------------------------------------------------------------------|------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31   | 30                   | 29  | 28   | 27                          | 26                              | 25                                           | 24                                            | 23                                            | 22                                                | 21                                                                                                                             | 20                                                                                                                           | 19                                                                                                                               | 18                                                                                                                               | 17                                                                                                                               | 16                                                                       | 15                                                                            | 14                                                                                 | 13                                                                                      | 12                                                                                           | 11                                                                                                | 10                                                                                                     | 9                                                                                                           | 8                                                                                                               | 7                                                                                                                   | 6                                                                                                                       | 5                                                                                                                           | 4 :                                                                                                                             | 3 2                                                                                                                                                                     | 1                                                                                                                                                                           | 0                                                                                                                                                                             |
|      |                      | f   | unct | 7                           |                                 |                                              |                                               |                                               | rs2                                               |                                                                                                                                | rs1                                                                                                                          |                                                                                                                                  |                                                                                                                                  | f                                                                                                                                | funct3                                                                   |                                                                               | rd                                                                                 |                                                                                         | opcode                                                                                       |                                                                                                   |                                                                                                        |                                                                                                             |                                                                                                                 |                                                                                                                     |                                                                                                                         |                                                                                                                             |                                                                                                                                 |                                                                                                                                                                         |                                                                                                                                                                             |                                                                                                                                                                               |
|      |                      |     |      |                             | 11:0                            | ]                                            |                                               |                                               |                                                   |                                                                                                                                | rs1 funct3                                                                                                                   |                                                                                                                                  |                                                                                                                                  | 3                                                                                                                                | rd                                                                       |                                                                               |                                                                                    | opcode                                                                                  |                                                                                              |                                                                                                   |                                                                                                        |                                                                                                             |                                                                                                                 |                                                                                                                     |                                                                                                                         |                                                                                                                             |                                                                                                                                 |                                                                                                                                                                         |                                                                                                                                                                             |                                                                                                                                                                               |
|      | imm[11:<br>imm[11:5] |     |      |                             |                                 | rs2 rs1                                      |                                               |                                               | f                                                 | unct                                                                                                                           | 3                                                                                                                            |                                                                                                                                  | imr                                                                                                                              | m[4:                                                                                                                             | 0]                                                                       |                                                                               |                                                                                    |                                                                                         | орс                                                                                          | ode                                                                                               |                                                                                                        |                                                                                                             |                                                                                                                 |                                                                                                                     |                                                                                                                         |                                                                                                                             |                                                                                                                                 |                                                                                                                                                                         |                                                                                                                                                                             |                                                                                                                                                                               |
| [12] |                      | į   | mm[  | 10:5                        | 5]                              |                                              |                                               |                                               | rs2                                               |                                                                                                                                |                                                                                                                              |                                                                                                                                  |                                                                                                                                  | rs1                                                                                                                              |                                                                          |                                                                               | f                                                                                  | unct                                                                                    | 3                                                                                            | i                                                                                                 | mm[                                                                                                    | 4:1]                                                                                                        |                                                                                                                 | [11]                                                                                                                |                                                                                                                         |                                                                                                                             | орс                                                                                                                             | ode                                                                                                                                                                     |                                                                                                                                                                             |                                                                                                                                                                               |
|      |                      |     |      |                             |                                 |                                              |                                               | ii                                            | mm[3                                              | 31:1                                                                                                                           | 2]                                                                                                                           |                                                                                                                                  |                                                                                                                                  |                                                                                                                                  |                                                                          |                                                                               |                                                                                    |                                                                                         |                                                                                              | rd                                                                                                |                                                                                                        |                                                                                                             |                                                                                                                 |                                                                                                                     | орс                                                                                                                     | ode                                                                                                                         | :                                                                                                                               |                                                                                                                                                                         |                                                                                                                                                                             |                                                                                                                                                                               |
| [20] | imm[10:1]            |     |      |                             |                                 | [11]                                         |                                               |                                               | ir                                                | nm[                                                                                                                            | 19:12                                                                                                                        | 2]                                                                                                                               |                                                                                                                                  |                                                                                                                                  |                                                                          |                                                                               | rd                                                                                 |                                                                                         |                                                                                              | opcode                                                                                            |                                                                                                        |                                                                                                             |                                                                                                                 |                                                                                                                     |                                                                                                                         |                                                                                                                             |                                                                                                                                 |                                                                                                                                                                         |                                                                                                                                                                             |                                                                                                                                                                               |
| []   | 12]                  | 12] | im:  | funct<br>imm[11<br>12] imm[ | funct7<br>imm[11:5]<br>imm[10:5 | funct7<br>imm[<br>imm[11:5]<br>12] imm[10:5] | funct7<br>imm[11:0]<br>imm[11:5]<br>imm[10:5] | funct7<br>imm[11:0]<br>imm[11:5]<br>imm[10:5] | funct7<br>imm[11:0]<br>imm[11:5]<br>12] imm[10:5] | funct7         rs2           imm[11:0]         imm[11:5]           imm[10:5]         rs2           imm[10:5]         imm[10:5] | funct7         rs2           imm[11:0]         imm[11:5]           imm[10:5]         rs2           imm[31:1         imm[31:1 | funct7         rs2           imm[11:0]         imm[11:5]           imm[10:5]         rs2           imm[31:12]         imm[31:12] | funct7         rs2           imm[11:0]         imm[11:5]           imm[10:5]         rs2           imm[31:12]         imm[31:12] | funct7         rs2           imm[11:0]         imm[11:5]           imm[10:5]         rs2           imm[31:12]         imm[31:12] | 31   30   29   28   27   26   25   24   23   22   21   20   19   18   17 | 31   30   29   28   27   26   25   24   23   22   21   20   19   18   17   16 | 31   30   29   28   27   26   25   24   23   22   21   20   19   18   17   16   15 | 31   30   29   28   27   26   25   24   23   22   21   20   19   18   17   16   15   14 | 31   30   29   28   27   26   25   24   23   22   21   20   19   18   17   16   15   14   13 | 31   30   29   28   27   26   25   24   23   22   21   20   19   18   17   16   15   14   13   12 | 31   30   29   28   27   26   25   24   23   22   21   20   19   18   17   16   15   14   13   12   11 | 31   30   29   28   27   26   25   24   23   22   21   20   19   18   17   16   15   14   13   12   11   10 | 31   30   29   28   27   26   25   24   23   22   21   20   19   18   17   16   15   14   13   12   11   10   9 | 31   30   29   28   27   26   25   24   23   22   21   20   19   18   17   16   15   14   13   12   11   10   9   8 | 31   30   29   28   27   26   25   24   23   22   21   20   19   18   17   16   15   14   13   12   11   10   9   8   7 | 31   30   29   28   27   26   25   24   23   22   21   20   19   18   17   16   15   14   13   12   11   10   9   8   7   6 | 31   30   29   28   27   26   25   24   23   22   21   20   19   18   17   16   15   14   13   12   11   10   9   8   7   6   5 | 31   30   29   28   27   26   25   24   23   22   21   20   19   18   17   16   15   14   13   12   11   10   9   8   7   6   5   4   3   3   3   3   3   3   3   3   3 | 31   30   29   28   27   26   25   24   23   22   21   20   19   18   17   16   15   14   13   12   11   10   9   8   7   6   5   4   3   2   2   2   3   2   2   3   2   2 | 31   30   29   28   27   26   25   24   23   22   21   20   19   18   17   16   15   14   13   12   11   10   9   8   7   6   5   4   3   2   1   10   10   10   10   10   10 |

- . opcode (7 bits): Partially specifies one of the 6 types of instruction formats.
- funct7 (7 bits) and funct3 (3 bits): These two fields extend the opcode field to specify the operation to be performed.
- rs1 (5 bits) and rs2 (5 bits): Specify, by index, the first and second operand registers respectively (i.e., source registers).
- rd (5 bits): Specifies, by index, the destination register to which the computation result will be directed.
- All are fixed 32 bits in length and must 4-byte boundary aligned in memory
- The RISC-V ISA keeps the source (rs1 and rs2) and destination (rd) registers at the same position in all formats to simplify decoding.
- Immediates are packed towards the leftmost available bits in the instruction
- o **sign bit** for all immediates always at the 31-bit of the instruction
- There are a further two variants of the instruction formats (SB/UJ) based on the handling of immediates, as shown in Figure 2.3.

|    | 31        | 27        | 26    | 25     | 24     | 20       | 19     | 15 | 14  | 12     | 11    | 7      | 6    | 0   |
|----|-----------|-----------|-------|--------|--------|----------|--------|----|-----|--------|-------|--------|------|-----|
| R  |           | funct7    |       |        | rs     | 2        | r      | s1 | fun | ct3    | rc    | l      | Opc  | ode |
| I  | imm[11:0] |           |       |        | rs1 fi |          | funct3 |    | rd  |        | Opc   | ode    |      |     |
| S  |           | imm[11:   | 5]    |        | rs     | 2        | r      | s1 | fun | ct3    | imm[  | 4:0]   | opco | ode |
| SB |           | imm[12 10 | ):5]  |        | rs     | 2        | r      | s1 | fun | ct3    | imm[4 | :1 11] | opco | ode |
| U  |           |           |       | in     | nm[31: | :12]     |        |    |     |        | rd    |        | opco | ode |
| UJ | imm[2     |           | nm[20 | 0 10:1 | 11 19: | 1 19:12] |        | rd |     | opcode |       |        |      |     |

| 31 30     | 25       | 24 21    | 20     | 19  | 15 14   | 12 11 | 8                | 7     | 6 0    |         |
|-----------|----------|----------|--------|-----|---------|-------|------------------|-------|--------|---------|
| func      | t7       | rs2      |        | rs1 | funct   | 3     | $^{\rm rd}$      |       | opcode | R-type  |
|           |          |          |        |     |         |       |                  |       |        |         |
|           | imm[11   | :0]      |        | rs1 | funct   | 3     | $^{\mathrm{rd}}$ |       | opcode | I-type  |
|           |          |          |        |     |         |       |                  |       |        |         |
| imm[      | 1:5]     | rs2      |        | rs1 | funct   | 3     | imm[4:0]         |       | opcode | S-type  |
|           |          |          |        |     |         |       |                  |       |        |         |
| imm[12] i | mm[10:5] | rs2      |        | rs1 | funct   | 3 imm | [4:1]   im       | m[11] | opcode | SB-type |
|           |          |          |        |     |         |       |                  |       |        |         |
|           |          | imm[31:1 | .2]    |     |         |       | rd               |       | opcode | U-type  |
|           |          |          |        |     |         |       |                  |       |        |         |
| imm[20]   | imm[10:  | :1] in   | nm[11] | imn | [19:12] |       | rd               |       | opcode | UJ-type |

Figure 2.3: RISC-V base instruction formats showing immediate variants.

- In Figure 2.3 each immediate subfield is labeled with the bit position (**imm[x]**) in the immediate value being produced.
- The only difference between the S and SB formats is that the 12-bit immediate field is used to encode branch offsets in multiples of 2 in the SB format.
  - Instead of shifting all bits in the instructionencoded immediate left by one in hardware as is conventionally done, the middle bits (imm[10:1])

|   | 31       | 30      | 20           | 19             | 12      | 11       | 10     | 5     |      | 1       | 0        |               |
|---|----------|---------|--------------|----------------|---------|----------|--------|-------|------|---------|----------|---------------|
|   |          |         | — inst[3     | 1] —           |         |          | inst[3 | 0:25] | inst | [24:21] | inst[20] | I-immediate   |
| _ |          |         |              |                |         |          |        |       |      |         |          |               |
| L |          |         | — inst[3     | 1] —           |         |          | inst[3 | 0:25  | inst | [11:8]  | inst[7]  | S-immediate   |
| _ |          |         | [04]         |                | _       | · . [=1] | [0     | 0.051 |      | [44.0]  |          | ln.           |
| L |          |         | — inst[31] — | -              | $\perp$ | inst[7]  | inst[3 | 0:25] | ınst | [11:8]  | 0        | B-immediate   |
| Г | not[91]  | 1       | 100.00       | in at [10, 10] | _       |          |        | -     | ) —  |         |          | III immediata |
| L | inst[31] | 111     | st[30:20]    | inst[19:12]    |         |          |        |       | , —  |         |          | U-immediate   |
| г |          | - inst[ | 91]          | inst[19:12]    | 1:      | nst[20]  | inat[2 | 0.251 | inat | [24:21] | 0        | J-immediate   |
| L |          | mst     | 31] —        | mst[19:12]     | 1       | nst[20]  | mst[3  | 0:20] | mst  | [24:21] | U        | J-Immediate   |

Figure 2.4: Types of immediate produced by RISC-V instructions. The fields are labeled with the instruction bits used to construct their value. Sign extension always uses inst[31].

- Figure 2.4: Types of immediate produced by RISC-V instructions. The fields are labeled with the instruction bits used to construct their value. Sign extension always uses inst[31].
- and sign bit stay in fixed positions, while the lowest bit in S format (inst[7]) encodes a high-order bit in SB format.

- Similarly, the only difference between the U and UJ formats is that the 20-bit immediate is shifted left by 12 bits to form U immediates and by 1 bit to form J immediates.
  - The location of instruction bits in the U and UJ format immediates is chosen to maximize overlap with the other formats and with each other.

# Now lets discuss each instruction formats (R/I/S/U/SB/UJ) in details below

#### 1. R-format (Register) - Arithmetic and logical operations

| 31      | 25 24 | 20 19 | 15 14 | 12        | 11     | 7 6    | 0 |
|---------|-------|-------|-------|-----------|--------|--------|---|
| funct7  | rs2   | rs.   | 1     | funct3    | rd     | opcode |   |
| 7       | 5     | 5     |       | 3         | 5      | 7      |   |
| 0000000 | src2  | 2 src | 1 AD  | D/SLT/SLT | U dest | OP     |   |
| 0000000 | src2  | 2 src | 1 AN  | D/OR/XOR  | dest   | OP     |   |
| 0000000 | src2  | 2 src | 1 5   | SLL/SRL   | dest   | OP     |   |
| 0100000 | src2  | 2 src | 1 5   | SUB/SRA   | dest   | OP     |   |

Figure 5-1 R-type instruction machine code format

- Each field is viewed as its own unsigned int 5-bit fields can represent any number 0-31, while 7-bit fields can represent any number 0-128, etc.
- **opcode [6:0]bits** (7 bits): partially specifies operation
  - e.g. R-types have opcode = 0b0110011=0x33, SB (branch) types have opcode = 0b1100011=0x63.
- funct7 [31:25]bits (7) + funct3 [14:12] (3): total 10 bits. combined with opcode, these two fields describe what operation to perform.
- rs1 (5): 1st operand ("source register 1")
- rs2 (5): 2nd operand (second source register)
- rd (5): "destination register" receives the result of computation
- lets take an instruction example add x5,x6,x7 as simple as add rd,r1,r2.
   Instruction Code:

#### 0x0073\_02B3

• RISCV Instruction: add x5, x6, x7



hex representation:  $0 \times 0073 02B3$  decimal representation: **7,537,331** 

#### examples:-

```
1. ADD r6, r2, r1 addition
       - Opcode: 0110011
       - Funct3: 000
       - Funct7: 0000000
       - rd: 00110 // represent as 5'b6
       - rs1: 00001 // represent as 5'b1
       - rs2: 00010 // represent as 5'b2
       - Instruction Code: 0000000 00010 00001 000 00110 0110011
2. SUB r7, r1, r2
                     subtraction
       - Opcode: 0110011
       - Funct3: 000
       - Funct7: 0100000
       - rd: 00111
       - rs1: 00001
       - rs2: 00010
       - Instruction Code: 0100000 00010 00001 000 00111 0110011
3. AND r8, r1, r3
                     AND operation between r1 & r3
       - Opcode: 0110011
       - Funct3: 111
       - Funct7: 0000000
       - rd: 01000
       - rs1: 00001
       - rs2: 00011
       - Instruction Code: 0000000 00011 00001 111 01000 0110011
4. OR r9, r2, r5
                     OR operation between r2 and r5
```

```
- Opcode: 0110011
        - Funct3: 110
       - Funct7: 0000000
       - rd: 01001
       - rs1: 00010
       - rs2: 00101
       - Instruction Code: 0000000 00101 00010 110 01001 0110011
5. XOR r10, r1, r4
                     XOR operation between r1 and r4
       - Opcode: 0110011
       - Funct3: 100
       - Funct7: 0000000
       - rd: 01010
       - rs1: 00001
       - rs2: 00100
       - Instruction Code: 0000000 00100 00001 100 01010 0110011
6. SLT r11, r2, r4 r11=1 if x is negative; r11=0 if 0 or positive
       - Opcode: 0110011
        - Funct3: 010
       - Funct7: 0000000
       - rd: 01011
       - rs1: 00010
       - rs2: 00100
       - Instruction Code: 0000000 00100 00010 010 01011 0110011
7. SRL r16, r14, r2
       - Opcode: 0110011
       - Funct3: 101
       - Funct7: 0000000
       - rd: 10000
       - rs1: 01110
       - rs2: 00010
        - Instruction Code: `0000000 00010 01110 101 10000 0110011
8. SLL r15, r1, r2
       - Opcode: 0110011
       - Funct3: 001
       - Funct7: 0000000
       - rd: 01111
       - rs1: 00001
       - rs2: 00010
       - Instruction Code: 0000000 00010 00001 001 01111 0110011
```

# All RV32 R-format instructions

| 0000000 | rs2 | rs1 | 000 | rd | 0110011 | ADD  |
|---------|-----|-----|-----|----|---------|------|
| 0100000 | rs2 | rs1 | 000 | rd | 0110011 | SUB  |
| 0000000 | rs2 | rs1 | 001 | rd | 0110011 | SLL  |
| 0000000 | rs2 | rs1 | 010 | rd | 0110011 | SLT  |
| 0000000 | rs2 | rs1 | 011 | rd | 0110011 | SLTU |
| 0000000 | rs2 | rs1 | 100 | rd | 0110011 | XOR  |
| 0000000 | rs2 | rs1 | 101 | rd | 0110011 | SRL  |
| 0100000 | rs2 | rs1 | 101 | rd | 0110011 | SRA  |
| 0000000 | rs2 | rs1 | 110 | rd | 0110011 | OR   |
| 0000000 | rs2 | rs1 | 111 | rd | 0110011 | AND  |
|         |     |     | 1   |    |         | •    |

Different encoding in funct7 + funct3 selects different operations

# **Arithmetic Operation**

| Mnemonic             | Instruction                      | Type | Description              |
|----------------------|----------------------------------|------|--------------------------|
| ADD rd, rs1, rs2     | Add                              | R    | rd ← rs1 + rs2           |
| SUB rd, rs1, rs2     | Subtract                         | R    | rd + rs1 - rs2           |
| ADDI rd, rs1, imm12  | Add immediate                    | 1    | rd ← rs1 + imm12         |
| SLT rd, rs1, rs2     | Set less than                    | R    | rd + rs1 < rs2 ? 1 : 0   |
| SLTI rd, rs1, imm12  | Set less than immediate          | 1    | rd ← rs1 < imm12 ? 1 : 0 |
| SLTU rd, rs1, rs2    | Set less than unsigned           | R    | rd + rs1 < rs2 ? 1 : 0   |
| SLTIU rd, rs1, imm12 | Set less than immediate unsigned | 1    | rd ← rs1 < imm12 ? 1 : 0 |
| LUI rd, imm20        | Load upper immediate             | U    | rd ← imm20 << 12         |
| AUIP rd, imm20       | Add upper immediate to PC        | U    | rd ← PC + imm20 << 12    |

# **Logical Operations**

| Mnemonic            | Instruction                      | Туре | Description        |
|---------------------|----------------------------------|------|--------------------|
| AND rd, rs1, rs2    | AND                              | R    | rd ← rs1 & rs2     |
| OR rd, rs1, rs2     | OR                               | R    | rd + rs1   rs2     |
| XOR rd, rs1, rs2    | XOR                              | R    | rd + rs1 ^ rs2     |
| ANDI rd, rs1, imm12 | AND immediate                    | 1    | rd ← rs1 & imm12   |
| ORI rd, rs1, imm12  | OR immediate                     | 1    | rd ← rs1   imm12   |
| XORI rd, rs1, imm12 | XOR immediate                    | 1    | rd ← rs1 ^ imm12   |
| SLL rd, rs1, rs2    | Shift left logical               | R    | rd + rs1 << rs2    |
| SRL rd, rs1, rs2    | Shift right logical              | R    | rd + rs1 >> rs2    |
| SRA rd, rs1, rs2    | Shift right arithmetic           | R    | rd + rs1 >> rs2    |
| SLLI rd, rs1, shamt | Shift left logical immediate     | 1    | rd ← rs1  << shamt |
| SRLI rd, rs1, shamt | Shift right logical imm.         | 1    | rd + rs1 >> shamt  |
| SRAI rd, rs1, shamt | Shift right arithmetic immediate | 1    | rd + rs1 >> shamt  |

# 2. <u>I-format</u> - (immediate, loads)

#### 32-bit RISC-V instruction formats **Format** 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 Register/register funct7 rs2 funct3 **Immediate** imm[11:0] rs1 funct3 rd opcode imm[31:12] Upper immediate rd opcode Store imm[11:5] rs2 rs1 funct3 imm[4:0] opcode **Branch** [12] imm[10:5] rs2 rs1 funct3 imm[4:1] [11] opcode imm[19:12] Jump [20] imm[10:1] [11] opcode . opcode (7 bits): Partially specifies which of the 6 types of instruction formats. • funct7, and funct3 (10 bits): These two fields, further than the opcode field, specify the operation to be performed. • rs1 (5 bits): Specifies, by index, the register containing first operand (i.e., source register) • rs2 (5 bits): Specifies the second operand register. . rd (5 bits): Specifies the destination register to which the computation result will be directed



Figure 4-1 U-type instruction machine code format

U-type instructions include opcode, rd, 20-bit immediate. As shown in Figure 4-1.

The upper 12 bits of I-type is an immediate number. The opcode is different from other instruction formats because the corresponding specific operations are different, and other parts are very similar to R-type

- In a RISC processor, access to memory is only done through special load and store instructions.
- These instructions come in a number of variants to be able to load values of different bit-size.
- The LD (Load Doubleword) is only supported on RV64I as it loads a 64-bit value.
- A word refers to a 32-bit value, so LW (Load Word) could be used to load a regular 32-bit integer. While working with strings you may want to load individual bytes by using LB.
- First notice that, if instruction has immediate, then it uses at most 2 registers (1 src, 1 dst).
- Key difference: Only imm field is different from R-format: rs2 and funct7 replaced by 12-bit signed immediate, mm[11:0]

- o opcode (7): uniquely specifies the instruction
- o rs1 (5): specifies a register operand
- ord (5): specifies destination register that receives result of computation
- immediate (12): 12 bit number All computations done in words, so 12-bit immediate must be extended to 32 bits - always sign-extended to 32-bits before use in an arithmetic operation
- $\circ$  Can represent 2<sup>12</sup> different immediates i.e., imm[11:0] can hold values in range [-2<sup>11</sup>, +2<sup>11</sup>)
- example: RISCV Instruction: addi x15,x1,-50



#### Field representation (binary):



decimal representation: 4,242,573,203

# All RISCV I-Type Arithmatic Instructions

| • [4.4.7                   | 21                     | -   | 000 | •                | 0010011 | ADDI  |
|----------------------------|------------------------|-----|-----|------------------|---------|-------|
| $\mathrm{imm}[11:0]$       | J                      | rsl | 000 | rd               | 0010011 | ADDI  |
| imm[11:0]                  | 0]                     | rs1 | 010 | $^{\mathrm{rd}}$ | 0010011 | SLTI  |
| $\operatorname{imm}[11:0]$ | 0]                     | rs1 | 011 | $^{\mathrm{rd}}$ | 0010011 | SLTIU |
| $\operatorname{imm}[11:0]$ | 0]                     | rs1 | 100 | $^{\mathrm{rd}}$ | 0010011 | XORI  |
| imm[11:0                   | 0]                     | rs1 | 110 | rd               | 0010011 | ORI   |
| imm[11:0]                  | 0]                     | rs1 | 111 | rd               | 0010011 | ANDI  |
| 0000000                    | $\operatorname{shamt}$ | rs1 | 001 | $^{\mathrm{rd}}$ | 0010011 | SLLI  |
| 0000000                    | shamt                  | rs1 | 101 | rd               | 0010011 | SRLI  |
| <b>①</b> 000000            | shamt_                 | rs1 | 101 | $^{\mathrm{rd}}$ | 0010011 | SRAI  |
| - A                        |                        |     |     | -                |         |       |

One of the higher-order immediate bits is used to distinguish "shift right logical" (SRLI) from "shift right arithmetic" (SRAI) "Shift-by-immediate" instructions only use lower 5 bits of the immediate value for shift amount (can only shift by 0-31 bit positions)

#### • Load Instructions are also I-Type

| 3 | 1            |      |       |     | C      |
|---|--------------|------|-------|-----|--------|
|   | imm[11:0]    | rs1  | func3 | rd  | opcode |
|   |              |      |       |     |        |
|   | offset[11:0] | base | width | dst | LOAD   |

The 12-bit signed immediate is added to the base address in register rs1 to form the memory address – This is very similar to the addimmediate operation but used to create address, not to create final result - Value loaded from memory is stored in rd - Example: lw x14, 8(x2)

# • lw x14, 8(x2)

| 3 | 1            |       |       |       | 0       |
|---|--------------|-------|-------|-------|---------|
|   | imm[11:0]    | rs1   | func3 | rd    | opcode  |
|   |              |       |       |       |         |
|   | offset[11:0] | base  | width | dst   | LOAD    |
|   |              |       |       |       |         |
|   | 000000001000 | 00010 | 010   | 01111 | 0000011 |
| ľ | imm=+8       | rs1=2 | LW    | rd=14 | LOAD    |

# All RV32 Load Instructions

| imm[11:0] | rs1 | 000 | rd | 0000011 | LB  |
|-----------|-----|-----|----|---------|-----|
| imm[11:0] | rs1 | 001 | rd | 0000011 | LH  |
| imm[11:0] | rs1 | 010 | rd | 0000011 | LW  |
| imm[11:0] | rs1 | 100 | rd | 0000011 | LBU |
| imm[11:0] | rs1 | 101 | rd | 0000011 | LHU |

funct3 field encodes size and signedness of load data

- LBU is "load unsigned byte"
- LH is "load halfword", which loads 16 bits (2 bytes) and sign-extends to fill destination 32-bit register
- LHU is "load unsigned halfword", which zero-extends 16 bits to fill destination 32-bit register
- There is no LWU in RV32, because there is no sign/zero extension needed when copying 32 bits from a memory location into a 32-bit register

### Load / Store Operations

| Mnemonic           | Instruction            | Type | Description                  |
|--------------------|------------------------|------|------------------------------|
| LD rd, imm12(rs1)  | Load doubleword        | 1    | rd ← mem[rs1 + imm12]        |
| LW rd, imm12(rs1)  | Load word              | 1    | rd ← mem[rs1 + imm12]        |
| LH rd, imm12(rs1)  | Load halfword          | 1    | rd ← mem[rs1 + imm12]        |
| LB rd, imm12(rs1)  | Load byte              | 1    | rd ← mem[rs1 + imm12]        |
| LWU rd, imm12(rs1) | Load word unsigned     | 1    | rd ← mem[rs1 + imm12]        |
| LHU rd, imm12(rs1) | Load halfword unsigned | 1    | rd ← mem[rs1 + imm12]        |
| LBU rd, imm12(rs1) | Load byte unsigned     | 1    | rd ← mem[rs1 + imm12]        |
| SD rs2, imm12(rs1) | Store doubleword       | s    | rs2 → mem[rs1 + imm12]       |
| SW rs2, imm12(rs1) | Store word             | s    | rs2(31:0) → mem[rs1 + imm12] |
| SH rs2, imm12(rs1) | Store halfword         | s    | rs2(15:0) → mem[rs1 + imm12] |
| SB rs2, imm12(rs1) | Store byte             | s    | rs2(7:0) → em[rs1 + imm12]   |

## 3. <u>S-format</u> (store)



Figure8-1 LOAD instruction machine code format (I-type)

The instructions that mentioned before are all register instructions, and LOAD & STORE are instructions of the memory. In the load part, the value must be obtained from the memory, such as ROM, EPROM, EEROM, FLASH, DDR, SRAM, and other memory.

#### STORE



Figure 8-2 S-type command format

The store instructions use S-type format. The store instruction writes the value to the memory, s-type does not have rd.

#### 32-bit RISC-V instruction formats **Format** 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 Register/register funct7 rs2 rs1 funct3 rd opcode **Immediate** imm[11:0] rs1 funct3 rd opcode Upper immediate imm[31:12] rd opcode imm[11:5] rs2 imm[4:0] Store rs1 funct3 opcode **Branch** [12] imm[10:5] rs2 funct3 imm[4:1] [11] opcode rs1 Jump [20] imm[10:1] [11] imm[19:12] rd opcode

- opcode (7 bits): Partially specifies which of the 6 types of instruction formats. • funct7, and funct3 (10 bits): These two fields, further than the opcode field, specify the operation to be performed
- rs1 (5 bits): Specifies, by index, the register containing first operand (i.e., source register)
- . rs2 (5 bits): Specifies the second operand register.
- rd (5 bits): Specifies the destination register to which the computation result will be directed.
  - The characteristic of S-type instruction is that **there is no rd register**.
  - Store needs to read two registers, rs1 for base memory address, and rs2 for data to be stored, as well as need immediate offset!.
  - Can't have both rs2 and immediate in same place as other instructions!
  - Note: stores don't write a value to the register file, no rd!
  - RISC-V design decision is move low 5 bits of immediate to where rd field was in other instructions - keep rs1/rs2 fields in same place
  - register names more critical than immediate bits in hardware design.
  - Example: sw x14, 8(x2)



# All RV32 Store Instructions

| imm[11:5]            | rs2 | rs1 | 000 | imm[4:0] | 0100011 | SB |
|----------------------|-----|-----|-----|----------|---------|----|
| imm[11:5]            | rs2 | rs1 | 001 | imm[4:0] | 0100011 | SH |
| $\mathrm{imm}[11:5]$ | rs2 | rs1 | 010 | imm[4:0] | 0100011 | SW |
|                      |     | 1   |     |          |         |    |

# Load / Store Operations

| Mnemonic           | Instruction            | Туре | Description                  |
|--------------------|------------------------|------|------------------------------|
| LD rd, imm12(rs1)  | Load doubleword        | 1    | rd ← mem[rs1 + imm12]        |
| LW rd, imm12(rs1)  | Load word              | 1    | rd + mem[rs1 + imm12]        |
| LH rd, imm12(rs1)  | Load halfword          | 1    | rd + mem[rs1 + imm12]        |
| LB rd, imm12(rs1)  | Load byte              | 1    | rd ← mem[rs1 + imm12]        |
| LWU rd, imm12(rs1) | Load word unsigned     | 1    | rd ← mem[rs1 + imm12]        |
| LHU rd, imm12(rs1) | Load halfword unsigned | 1    | rd ← mem[rs1 + imm12]        |
| LBU rd, imm12(rs1) | Load byte unsigned     | 1    | rd ← mem[rs1 + imm12]        |
| SD rs2, imm12(rs1) | Store doubleword       | s    | rs2 → mem[rs1 + imm12]       |
| SW rs2, imm12(rs1) | Store word             | s    | rs2(31:0) → mem[rs1 + imm12] |
| SH rs2, imm12(rs1) | Store halfword         | s    | rs2(15:0) → mem[rs1 + imm12] |
| SB rs2, imm12(rs1) | Store byte             | s    | rs2(7:0) → em[rs1 + imm12]   |

# 4. <u>U-format</u> (Upper immediate)

#### **Arithmetic Operation**

| Mnemonic             | Instruction                      | Туре | Description              |
|----------------------|----------------------------------|------|--------------------------|
| ADD rd, rs1, rs2     | Add                              | R    | rd ← rs1 + rs2           |
| SUB rd, rs1, rs2     | Subtract                         | R    | rd + rs1 - rs2           |
| ADDI rd, rs1, imm12  | Add immediate                    | 1    | rd + rs1 + imm12         |
| SLT rd, rs1, rs2     | Set less than                    | R    | rd + rs1 < rs2 ? 1 : 0   |
| SLTI rd, rs1, imm12  | Set less than immediate          | 1    | rd ← rs1 < imm12 ? 1 : 0 |
| SLTU rd, rs1, rs2    | Set less than unsigned           | R    | rd + rs1 < rs2 ? 1 : 0   |
| SLTIU rd, rs1, imm12 | Set less than immediate unsigned | 1    | rd ← rs1 < imm12 ? 1 : 0 |
| LUI rd, imm20        | Load upper immediate             | U    | rd ← imm20 << 12         |
| AUIP rd, imm20       | Add upper immediate to PC        | U    | rd + PC + imm20 << 12    |

#### How do we deal with 32-bit immediates?

- o Our I-type instructions only give us 12 bits
- Solution: Need a new instruction format for dealing with the rest of the 20 bits.
- This instruction should deal with:
  - o a destination register to put the 20 bits into
  - o the immediate of 20 bits
  - o the instruction opcode

#### **Upper Immediate Instructions format:**



Figure 4-1 U-type instruction machine code format

U-type instructions include opcode, rd, 20-bit immediate. As shown in Figure 4-1.

- Has 20-bit immediate in upper 20 bits of 32-bit instruction word
- One destination register, rd
- Used for two instructions
  - LUI Load Upper Immediate
  - AUIPC Add Upper Immediate to PC
- LUI to create long immediates:
  - lui writes the upper 20 bits of the destination with the immediate value, and clears the lower 12 bits.
  - Together with an addi to set low 12 bits, can create any 32-bit value in a register using two instructions (lui/addi).
    - lui x10, 0x87654 # x10 = 0x87654000
    - addi x10, x10, 0x321 # x10 = 0x87654321

#### Corner Case:

- How to set 0xDEADBEEF?
  - lui x10, 0xDEADB # x10 = 0xDEADB000
  - addi x10, x10,0xEEF # x10 = 0xDEADAEEF
- addi 12-bit immediate is always sign-extended!
  - o if top bit of the 12-bit immediate is a 1, it will subtract -1 from upper 20 bits

# Solution

How to set 0xDEADBEEF?

```
lui x10, 0xDEADC # x10 = 0xDEADC000 addi x10, x10, 0xEEF # x10 = 0xDEADBEEF
```

Pre-increment value placed in upper 20 bits, if sign bit will be set on immediate in lower 12 bits.

Assembler pseudo-op handles all of this:

li x10, 0xDEADBEEF # Creates two instructions

- AUIPC: Add upper immediate value to PC
  - Adds upper immediate value to PC and places result in destination register
- sed for PC-relative addressing
  - o Label: auipc x10, 0
  - Puts address of label into x10

**SB-format** (Branch)

# Branching

| Mnemonic             | Mnemonic Instruction                  |    | Description                          |
|----------------------|---------------------------------------|----|--------------------------------------|
| BEQ rs1, rs2, imm12  | Branch equal                          | SB | if rs1 == rs2<br>pc ← pc + imm12     |
| BNE rs1, rs2, imm12  | Branch not equal                      | SB | if rs1 != rs2<br>pc ← pc + imm12     |
| BGE rs1, rs2, imm12  | Branch greater than or equal          | SB | if rs1 >= rs2<br>pc ← pc + imm12     |
| BGEU rs1, rs2, imm12 | Branch greater than or equal unsigned | SB | if rs1 >= rs2<br>pc ← pc + imm12     |
| BLT rs1, rs2, imm12  | Branch less than                      | SB | if rs1 < rs2<br>pc ← pc + imm12      |
| BLTU rs1, rs2, imm12 | Branch less than unsigned             | SB | if rs1 < rs2<br>pc ← pc + imm12 << 1 |
| JAL rd, imm20        | Jump and link                         | UJ | rd ← pc + 4<br>pc ← pc + imm20       |
| JALR rd, imm12(rs1)  | Jump and link register                | 1  | rd ← pc + 4<br>pc ← rs1 + imm12      |

| 31      | 30 2      | 25 24 20 | 19 1 | 5 14 12 | 2 11     | 8 7      | 6 0    |
|---------|-----------|----------|------|---------|----------|----------|--------|
| imm[12] | imm[10:5] | rs2      | rs1  | funct3  | imm[4:1] | imm[11]  | opcode |
| 1       | 6         | 5        | 5    | 3       | 4        | 1        | 7      |
| offset  | [12,10:5] | src2     | src1 | BEQ/BNE | offset[] | 11,4:1]  | BRANCH |
| offset  | [12,10:5] | src2     | src1 | BLT[U]  | offset[] | 11,4:1   | BRANCH |
| offset  | [12,10:5] | src2     | src1 | BGE[U]  | offset[1 | [11,4:1] | BRANCH |

Figure 7-1 B-type Instruction machine code format

B-type instruction, B: branch instruction. These jump instructions are conditional.

There are 6 conditional jump instructions, as shown in Figure 7-1

Opcode==7'b110\_0011

BEQ rs1,rs2,label //(imm)

funct3==3'b000

Imm is a 12-bit immediate, which is an integer multiple of 2, sign extended to 32bit

#### **Branching Instructions:**

- beg, bne,bge,blt
  - o Need to specify an address to go to
  - Also take two registers to compare
  - Doesn't write into a register (similar to stores)
- How to encode label, i.e., where to branch to?

#### **Branching Instruction Usage:**

- Branches typically used for loops (if-else, while, for)
  - Loops are generally small (< 50 instructions)</li>
- Recall: Instructions stored in a localized area of memory (Code/Text)
  - Largest branch distance limited by size of code
  - Address of current instruction stored in the program counter (PC)

#### **PC-Relative Addressing:**

- PC-Relative Addressing: Use the immediate field as a two's complement offset to PC
  - Branches generally change the PC by a small amount
  - o Can specify ± 2<sup>11</sup> addresses from the PC
- Why not use byte address offset from PC as the immediate?

#### **Branching Reach**:

- Recall: RISCV uses 32-bit addresses, and memory is byte-addressed
- Instructions are "word-aligned": Address is always a multiple of 4 (in bytes).
- PC ALWAYS points to an instruction
  - PC is typed as a pointer to a word
  - o can do C-like pointer arithmetic
- Let immediate specify #words instead of #bytes
  - o Instead of specifying  $\pm$  2<sup>11</sup> bytes from the PC, we will now specify  $\pm$  2<sup>11</sup> words =  $\pm$  213 byte addresses around PC

#### **Branch Calculation:**

• If we **don't** take the branch:

PC = PC+4 = next instruction

• If we **do** take the branch:

PC = PC + (immediate\*4)

- Observations:
  - immediate is number of instructions to move (remember, specifies words) either forward (+) or backwards (-)

#### RISC-V Feature, n×16-bit instructions:

- Extensions to RISC-V base ISA support 16-bit compressed instructions and also variable-length instructions that are multiples of 16-bits in length
- 16-bit = half-word
- To enable this, RISC-V scales the branch offset to be half-words even when there are no 16-bit instructions.
- Reduces branch reach by half and means that ½ of possible targets will be errors on RISC-V processors that only support 32-bit instructions (as used in this class)
- RISC-V conditional branches can only reach  $\pm$  2<sup>10</sup> × 32-bit instructions either side of PC.

#### **RISC-V B-Format for Branches:**

- B-format is mostly same as S-Format, with two register sources (rs1/rs2) and a 12-bit immediate
- But now immediate represents values -2<sup>12</sup> to +2<sup>12</sup>-2 in 2-byte increments
- The 12 immediate bits encode even 13-bit signed byte offsets (lowest bit of offset is always zero, so no need to store it)



Figure 7-1 B-type Instruction machine code format

# Branch Example (1/2)



- Branch offset = 4×32-bit instructions = 16 bytes
- (Branch with offset of 0, branches to itself)

# Branch Example (1/2)



# Branch Example (1/2)



# RISC-V Immediate Encoding

• Why is it so confusing?!?!



# All RISC-V Branch Instructions

| imm[12 10:5] | rs2 | rs1 | 000 | imm[4:1 11] | 1100011 | BEQ  |
|--------------|-----|-----|-----|-------------|---------|------|
| imm[12 10:5] | rs2 | rs1 | 001 | imm[4:1 11] | 1100011 | BNE  |
| imm[12 10:5] | rs2 | rs1 | 100 | imm[4:1 11] | 1100011 | BLT  |
| imm[12 10:5] | rs2 | rs1 | 101 | imm[4:1 11] | 1100011 | BGE  |
| imm[12 10:5] | rs2 | rs1 | 110 | imm[4:1 11] | 1100011 | BLTU |
| imm[12 10:5] | rs2 | rs1 | 111 | imm[4:1 11] | 1100011 | BGEU |

# Questions on PC-addressing

- Does the value in branch immediate field change if we move the code?
  - If moving individual lines of code, then yes
  - If moving all of code, then no (why?)
- What do we do if destination is > 2<sup>10</sup> instructions away from branch?
  - Other instructions save us:

```
beq x10,x0,far bne x10,x0,next + next instr \rightarrow j far next: + next instr
```

#### 6. <u>UJ-format</u> (jump)

Subroutine calls, jumps (UJ), and branches (SB)



Figure6-1 J-type instruction machine code format



Figure6-2 J-type diagram of immediate recovery

JAL jump and link

JAL rd, label
opcode==7 b110\_1111

Unconditional jump and link instructions
Use J-type format

#### **UJ-Format Instructions:**

- For branches, we assumed that we won't want to branch too far, so we can specify a **change** in the PC
- For general jumps (**jal**), we may jump to **anywhere** in code memory
  - o Ideally, we would specify a 32-bit memory address to jump to
  - Unfortunately, we can't fit both a 7-bit opcode and a 32-bit address into a single 32bit word
  - o Also, when linking we must write to an **rd** register



- jal saves **PC+4 in** register **rd** (the return address)
- Set PC = PC + offset (PC-relative jump)
- Target somewhere within ±219 locations, 2 bytes apart
- ±2<sup>18</sup> 32-bit instructions

- **Reminder:** "j" jump is a pseudo-instruction—the assembler will instead use jal but sets rd=x0 to discard return address.
- Immediate encoding optimized similarly to branch instruction to reduce hardware cost
- j pseudo-instruction
- j Label = jal x0, Label # Discard return address
- Call function within 2<sup>18</sup> instructions of PC
- jal ra, FuncName
- Why is the immediate so funky?
  - Similar reasoning as for branch immediates

#### **Branching**

| Mnemonic             | Instruction                           | Туре | Description                          |
|----------------------|---------------------------------------|------|--------------------------------------|
| BEQ rs1, rs2, imm12  | Branch equal                          | SB   | if rs1 == rs2<br>pc ← pc + imm12     |
| BNE rs1, rs2, imm12  | Branch not equal                      | SB   | if rs1 != rs2<br>pc ← pc + imm12     |
| BGE rs1, rs2, imm12  | Branch greater than or equal          | SB   | if rs1 >= rs2<br>pc ← pc + imm12     |
| BGEU rs1, rs2, imm12 | Branch greater than or equal unsigned | SB   | if rs1 >= rs2<br>pc ← pc + imm12     |
| BLT rs1, rs2, imm12  | Branch less than                      | SB   | if rs1 < rs2<br>pc ← pc + imm12      |
| BLTU rs1, rs2, imm12 | Branch less than unsigned             | SB   | if rs1 < rs2<br>pc ← pc + imm12 << 1 |
| JAL rd, imm20        | Jump and link                         | UJ   | rd ← pc + 4<br>pc ← pc + imm20       |
| JALR rd, imm12(rs1)  | Jump and link register                | I    | rd ← pc + 4<br>pc ← rs1 + imm12      |

#### jalr Instruction (I-Format):



- jalr rd, rs1, offset
- Writes PC+4 to rd (return address)

- Sets PC = rs1 + offset
- Uses same immediates as arithmetic & loads
  - o **no** multiplication by 2 bytes

#### Uses of jalr:



- ret and jr psuedo-instructions
  - o ret = jr ra = jalr x0, ra, 0
- Call function at any 32-bit absolute address lui x1, <hi 20 bits> jalr ra, x1, <lo 12 bits>
- Jump PC-relative with 32-bit offset auipc x1, <hi 20 bits> jalr x0, x1, <lo 12 bits>

Question: When combining two C files into one executable, we can compile them independently and then merge them

together.

**Question:** When combining two C files into one executable, we can compile them independently and then merge them together.

When merging two or more binaries:

- 1) Jump instructions don't require any changes
- 2) Branch instructions don't require any changes



**RISC-V ISA cheatsheet** 



#### Arithmetic Operation

|       | Mnemonic       | Instruction                         | Туре | Description              |
|-------|----------------|-------------------------------------|------|--------------------------|
| ADD   | rd, rs1, rs2   | Add                                 | R    | rd + rs1 + rs2           |
| SUB   | rd, rs1, rs2   | Subtract                            | R    | rd + rs1 - rs2           |
| ADDI  | rd, rs1, imm12 | Add immediate                       | 1    | rd + rs1 + imm12         |
| SLT   | rd, rs1, rs2   | Set less than                       | R    | rd + rs1 < rs2 ? 1 : 0   |
| SLTI  | rd, rs1, imm12 | Set less than immediate             | 1    | rd + rs1 < imm12 ? 1 : 0 |
| SLTU  | rd, rs1, rs2   | Set less than unsigned              | R    | rd + rs1 < rs2 ? 1 : 0   |
| SLTIU | rd, rs1, imm12 | Set less than<br>immediate unsigned | 1    | rd + rs1 < imm12 ? 1 : 0 |
| LUI   | rd, imm20      | Load upper immediate                | U    | rd + imm20 << 12         |
| AUIP  | rd, imm20      | Add upper immediate to PC           | U    | rd + PC + imm20 << 12    |

#### Load / Store Operations

| Mnemonic           | Instruction               | Туре | Description                  |
|--------------------|---------------------------|------|------------------------------|
| LD rd, imm12(rs1)  | Load doubleword           | 1    | rd + mem[rs1 + imm12]        |
| LW rd, imm12(rs1)  | Load word                 | 1    | rd ← mem[rs1 + imm12]        |
| LH rd, imm12(rs1)  | Load halfword             | 1    | rd + mem[rs1 + imm12]        |
| LB rd, imm12(rs1)  | Load byte                 | 1    | rd ← mem[rs1 + imm12]        |
| LWU rd, imm12(rs1) | Load word unsigned        | 1    | rd ← mem[rs1 + imm12]        |
| LHU rd, imm12(rs1) | Load halfword<br>unsigned | ı    | rd ← mem[rs1 + imm12]        |
| LBU rd, imm12(rs1) | Load byte unsigned        | ı    | rd ← mem[rs1 + imm12]        |
| SD rs2, imm12(rs1) | Store doubleword          | S    | rs2 → mem[rs1 + imm12]       |
| SW rs2, imm12(rs1) | Store word                | S    | rs2(31:0) → mem[rs1 + imm12] |
| SH rs2, imm12(rs1) | Store halfword            | S    | rs2(15:0) → mem[rs1 + imm12] |
| SB rs2, imm12(rs1) | Store byte                | S    | rs2(7:0) → mem[rs1 + imm12]  |

#### Pseudo Instructions

| Mnemonic              | Instruction                       | Base instruction(s)                                |
|-----------------------|-----------------------------------|----------------------------------------------------|
| LI rd, imm12          | Load immediate (near)             | ADDI rd, zero, imm12                               |
| LI rd, imm            | Load immediate (far)              | LUI rd, imm[31:12]<br>ADDI rd, rd, imm[11:0]       |
| LA rd, sym            | Load address (far)                | AUIPC rd, sym[31:12]<br>ADDI rd, rd, sym[11:0]     |
| MV rd, rs             | Copy register                     | ADDI rd, rs, 0                                     |
| NOT rd, rs            | One's complement                  | XORI rd, rs, -1                                    |
| NEG rd, rs            | Two's complement                  | SUB rd, zero, rs                                   |
| BGT rs1, rs2, offset  | Branch if rs1 > rs2               | BLT rs2, rs1, offset                               |
| BLE rs1, rs2, offset  | Branch if rs1 ≤ rs2               | BGE rs2, rs1, offset                               |
| BGTU rs1, rs2, offset | Branch if rs1 > rs2<br>(unsigned) | BLTU rs2, rs1, offset                              |
| BLEU rs1, rs2, offset | Branch if rs1 ≤ rs2<br>(unsigned) | BGEU rs2, rs1, offset                              |
| BEQZ rs1, offset      | Branch if rs1 = 0                 | BEQ rs1, zero, offset                              |
| BNEZ rs1, offset      | Branch if rs1 ≠ 0                 | BNE rs1, zero, offset                              |
| BGEZ rs1, offset      | Branch if rs1 ≥ 0                 | BGE rs1, zero, offset                              |
| BLEZ rs1, offset      | Branch if rs1 ≤ 0                 | BGE zero, rs1, offset                              |
| BGTZ rs1, offset      | Branch if rs1 > 0                 | BLT zero, rs1, offset                              |
| ) offset              | Unconditional jump                | JAL zero, offset                                   |
| CALL offset12         | Call subroutine (near)            | JALR ra, ra, offset12                              |
| CALL offset           | Call subroutine (far)             | AUIPC ra, offset[31:12]  JALR ra, ra, offset[11:0] |
| RET                   | Return from subroutine            | JALR zero, 0(ra)                                   |
| NOP                   | No operation                      | ADDI zero, zero, 0                                 |

#### Logical Operations

| Mnemonic            | Instruction                      | Туре | Description       |
|---------------------|----------------------------------|------|-------------------|
| AND rd, rs1, rs2    | AND                              | R    | rd + rs1 & rs2    |
| OR rd, rs1, rs2     | OR                               | R    | rd + rs1   rs2    |
| XOR rd, rs1, rs2    | XOR                              | R    | rd + rs1 ^ rs2    |
| ANDI rd, rs1, imm12 | AND immediate                    | T.   | rd + rs1 & imm12  |
| ORI rd, rs1, imm12  | OR immediate                     | - 1  | rd + rs1   imm12  |
| XORI rd, rs1, imm12 | XOR immediate                    | 1    | rd + rs1 ^ imm12  |
| SLL rd, rs1, rs2    | Shift left logical               | R    | rd + rs1 << rs2   |
| SRL rd, rs1, rs2    | Shift right logical              | R    | rd + rs1 >> rs2   |
| SRA rd, rs1, rs2    | Shift right arithmetic           | R    | rd + rs1 >> rs2   |
| SLLI rd, rs1, shamt | Shift left logical immediate     | 1    | rd + rs1 << shamt |
| SRLI rd, rs1, shamt | Shift right logical imm.         | 1    | rd + rs1 >> shamt |
| SRAI rd, rs1, shamt | Shift right arithmetic immediate | 1    | rd + rs1 >> shamt |

#### Branching

| Mnemonic             | Instruction                              | Туре | Description                          |  |  |  |  |  |  |
|----------------------|------------------------------------------|------|--------------------------------------|--|--|--|--|--|--|
| BEQ rs1, rs2, imm12  | Branch equal                             | SB   | if rs1 = rs2<br>pc ← pc + imm12      |  |  |  |  |  |  |
| BNE rs1, rs2, imm12  | Branch not equal                         | SB   | if rs1 ≠ rs2<br>pc ← pc + imm12      |  |  |  |  |  |  |
| BGE rs1, rs2, imm12  | Branch greater than or equal             | SB   | if rs1 ≥ rs2<br>pc + pc + imm12      |  |  |  |  |  |  |
| BGEU rs1, rs2, imm12 | Branch greater than or<br>equal unsigned | SB   | if rs1 >= rs2<br>pc + pc + imm12     |  |  |  |  |  |  |
| BLT rs1, rs2, imm12  | Branch less than                         | SB   | if rs1 < rs2<br>pc ← pc + imm12      |  |  |  |  |  |  |
| BLTU rs1, rs2, imm12 | Branch less than<br>unsigned             | SB   | if rs1 < rs2<br>pc + pc + imm12 << 1 |  |  |  |  |  |  |
| JAL rd, imm20        | Jump and link                            | UJ   | rd + pc + 4<br>pc + pc + imm20       |  |  |  |  |  |  |
| JALR rd, imm12(rs1)  | Jump and link register                   | 1    | rd + pc + 4<br>pc + rs1 + imm12      |  |  |  |  |  |  |

#### legister File

| ŀ   | kegist | er File | 2   | Re         |
|-----|--------|---------|-----|------------|
| rø  | r1     | r2      | r3  | zero       |
| г4  | r5     | r6      | r7  | tр         |
| r8  | r9     | r10     | r11 | s0/fp      |
| r12 | r13    | r14     | r15 | a2         |
| r16 | r17    | r18     | r19 | a6         |
| r20 | r21    | r22     | r23 | s4         |
| г24 | r25    | r26     | r27 | <b>s</b> 8 |
| r28 | r29    | r30     | r31 | t3         |

#### Register Aliases

| zero  | ra | sp  | 9P  | ra -                 |
|-------|----|-----|-----|----------------------|
| tр    | t0 | t1  | t2  | sp-                  |
| s0/fp | s1 | аθ  | a1  | tp-                  |
| a2    | a3 | a4  | a5  |                      |
| a6    | a7 | s2  | s3  |                      |
| s4    | s5 | s6  | s7  | t0 -<br>s0 -<br>a0 - |
| s8    | 59 | s10 | s11 | a0 -                 |
| t3    | t4 | t5  | t6  |                      |

#### sp - stack pointer gp - global pointer tp - thread pointer

return address

#### t0 - t6 - Temporary registers s0 - s11 - Saved by callee a0 - 17 - Function arguments a0 - a1 - Return value(s)

#### 32-bit instruction format

|    | 31 | 30 | 29 | 28  | 27    | 26 | 25 | 24 | 23      | 22  | 21 | 20 | 19       | 18      | 17 | 16 | 15 | 14  | 13   | 12  | 11     | 10 | 9      | 8 | 7    | 6  | 5 | 4 | 3    | 2  | 1 | 0 |
|----|----|----|----|-----|-------|----|----|----|---------|-----|----|----|----------|---------|----|----|----|-----|------|-----|--------|----|--------|---|------|----|---|---|------|----|---|---|
| R  | Г  |    |    | fun | c     |    |    |    | rs2 rs1 |     |    |    |          | func rd |    |    |    |     |      |     | opcode |    |        |   |      |    |   |   |      |    |   |   |
| 1  | Г  |    | im | mec | liate |    |    |    |         |     |    |    | rs1 func |         |    |    |    | rd  |      |     |        |    | opcode |   |      |    |   |   |      |    |   |   |
| SB | Г  |    | im | mec | liate |    |    |    |         | rs2 |    |    | rs1 func |         |    |    |    | imn | nedi | ate |        |    |        | o | ococ | ie |   |   |      |    |   |   |
| נט |    |    | im | mec | liate |    |    |    |         |     |    |    |          |         |    |    |    |     |      |     |        |    | rd     |   |      |    |   | o | ococ | le |   |   |

Another useful thing to point out about this sheet is the pseudo instructions. They are not real instructions supported by RISC-V processors. Instead, they are just convenient ways of writing other instructions. For instance, if I want to move the value of one register say x3 to x4 then it would be nice if RISC-V had a move instruction. MV x4, x3 would accomplish this, except it doesn't really exist. Why? Because the same can be accomplished with:

- ADDI x4, x3, 0 # x4 ← x3 + 0

That means you can avoid adding encoding for an MV instruction to the instruction-set architecture (ISA).

One great example of the benefits of pseudo instructions is the LI and LA instructions. Because all RISC-V instructions must be 32-bit wide, they cannot contain a full 32-bit address. Thus loading a 32-

bit address into a register has to be done as a two-step process. First, we load the top 20 bits with either LUI or AUIP and then we add the remaining 12 bits with ADDI.

```
.section .text
LUI a1, %hi(msg) # Load upper 20 bits of msg address
ADDI a1, a1, %lo(msg) # Load lower 12 bits of msg address
CALL puts # Call puts function to show string
loop:
J loop # Jump to loop - Infinite loop
.section .data # Mark section for R/W data storage
msg: .string "Hello World\n"
```

To create code that can be loaded into any memory address (position independent code) we use the LA instruction which translated into AUIP and ADDI.

By using pseudo-instructions we greatly simplify this code:

| Mnemonic              | Instruction                       | Base instruction(s)                               |
|-----------------------|-----------------------------------|---------------------------------------------------|
| LI rd, imm12          | Load immediate (near)             | ADDI rd, zero, imm12                              |
| LI rd, imm            | Load immediate (far)              | LUI rd, imm[31:12]<br>ADDI rd, rd, imm[11:0]      |
| LA rd, sym            | Load address (far)                | AUIPC rd, sym[31:12]<br>ADDI rd, rd, sym[11:0]    |
| MV rd, rs             | Copy register                     | ADDI rd, rs, 0                                    |
| NOT rd, rs            | One's complement                  | XORI rd, rs, -1                                   |
| NEG rd, rs            | Two's complement                  | SUB rd, zero, rs                                  |
| BGT rs1, rs2, offset  | Branch if rs1 > rs2               | BLT rs2, rs1, offset                              |
| BLE rs1, rs2, offset  | Branch if rs1 ≤ rs2               | BGE rs2, rs1, offset                              |
| BGTU rs1, rs2, offset | Branch if rs1 > rs2<br>(unsigned) | BLTU rs2, rs1, offset                             |
| BLEU rs1, rs2, offset | Branch if rs1 ≤ rs2<br>(unsigned) | BGEU rs2, rs1, offset                             |
| BEQZ rs1, offset      | Branch if rs1 = 0                 | BEQ rs1, zero, offset                             |
| BNEZ rs1, offset      | Branch if rs1 ≠ 0                 | BNE rs1, zero, offset                             |
| BGEZ rs1, offset      | Branch if rs1 ≥ 0                 | BGE rs1, zero, offset                             |
| BLEZ rs1, offset      | Branch if rs1 ≤ 0                 | BGE zero, rs1, offset                             |
| BGTZ rs1, offset      | Branch if rs1 > 0                 | BLT zero, rs1, offset                             |
| ) offset              | Unconditional jump                | JAL zero, offset                                  |
| CALL offset12         | Call subroutine (near)            | JALR ra, ra, offset12                             |
| CALL offset           | Call subroutine (far)             | AUIPC ra, offset[31:12] JALR ra, ra, offset[11:0] |
| RET                   | Return from subroutine            | JALR zero, θ(ra)                                  |
| NOP                   | No operation                      | ADDI zero, zero, 0                                |